# 2.5V/3.3V, 3 GHz Dual Differential Clock/Data 2x2 Crosspoint Switch with CML Output and Internal Termination

## Description

The NB4L858M is a high-bandwidth low voltage fully differential dual 2 x 2 crosspoint switch with CML outputs that is suitable for applications such as SDH/SONET DWDM and high speed switching applications. Design technique minimizes jitter accumulation, crosstalk, and signal skew which make this device ideal for loop-through and protection channel switching application. Each 2 x 2 crosspoint switch can fan out and/or multiplex up to 3 Gb/s data and 3 GHz clock signals.

Differential inputs incorporate a pair of internal 50  $\Omega$  termination resistors in a center–tapped configuration (V<sub>TDx</sub> Pins) and can accept LVPECL (Positive ECL) or CML input signal without any external component. This feature provides transmission line termination on–chip, at the receiver end, eliminating external components. Differential 16 mA CML output provides matching internal 50  $\Omega$  terminations, and 400 mV output swings when externally terminated, 50  $\Omega$  to V<sub>CC</sub>.

The SELECT inputs are single-ended and can be driven with either LVCMOS or LVTTL input levels. The device is housed in a low profile 7 x 7 mm 32-pin LQFP package.

#### **Features**

- Maximum Input Clock Frequency 3 GHz
- Maximum Input Data Frequency 3 Gb/s
- 350 ps Typical Propagation Delay
- 80 ps Typical Rise and Fall Times
- 12 ps Channel to Channel Skew
- 0.5 ps RMS Jitter
- 5 ps Deterministic Jitter @ 2.5 Gb/s
- Operating Range:  $V_{CC} = 2.3V$  to 3.6 V with GND = 0 V
- CML Output Level (400 mV Peak-to-Peak Output), Differential Output
- These are Pb-Free Devices



## ON Semiconductor®

http://onsemi.com



\*For additional marking information, refer to Application Note AND8002/D.



Figure 1. Functional Block Diagram

#### **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 8 of this data sheet.



Figure 1. Pin Configuration (Top View)

Table 1. TRUTH TABLE

| SELA0/SELB0 | SELA1/SELB1 | QA0/QB0 | QA1/QB1 | Function                             |
|-------------|-------------|---------|---------|--------------------------------------|
| L           | L           | DA0/DB0 | DA0/DB0 | 1:2 Fanout or Redundant Distribution |
| L           | Н           | DA0/DB0 | DA1/DB1 | Quad Repeater or Crosspoint Switch   |
| Н           | L           | DA1/DB1 | DA0/DB0 | Quad Repeater or Crosspoint Switch   |
| Н           | Н           | DA1/DB1 | DA1/DB1 | 1:2 Fanout or Redundant Distribution |

**Table 2. PIN DESCRIPTION** 

| Pin                    | Name            | I/O               | Description                                                                                                        |  |  |  |
|------------------------|-----------------|-------------------|--------------------------------------------------------------------------------------------------------------------|--|--|--|
| 1                      | DB1             | LVPECL, CML Input | Channel B1 positive signal input.                                                                                  |  |  |  |
| 2                      | VTDB1           | -                 | Internal 100 $\Omega$ center–tapped termination pin for channel B1.                                                |  |  |  |
| 3                      | DB1             | LVPECL, CML Input | Channel B1 negative signal input.                                                                                  |  |  |  |
| 4                      | SELB0           | LVTTL / LVCMOS    | Channel B0 Output Select. See Table 1.                                                                             |  |  |  |
| 5                      | DB0             | LVPECL, CML Input | Channel B0 positive signal input.                                                                                  |  |  |  |
| 6                      | VTDB0           | -                 | Internal 100 $\Omega$ center–tapped termination pin for channel B0.                                                |  |  |  |
| 7                      | DB0             | LVPECL, CML Input | Channel B0 negative signal input.                                                                                  |  |  |  |
| 8                      | SELB1           | LVTTL / LVCMOS    | Channel B1 output select. See Table 1.                                                                             |  |  |  |
| 9,24                   | GND             | -                 | Supply ground. All GND pins must be externally connected to power supply to guarantee proper operation.            |  |  |  |
| 10, 13, 16, 17, 20, 23 | V <sub>CC</sub> | -                 | Positive Supply. All $V_{\rm CC}$ pins must be externally connected to power supply to guarantee proper operation. |  |  |  |
| 11                     | QB0             | CML Output        | Channel B0 negative signal output. Typically terminated with 50 $\Omega$ resistor to Vcc.                          |  |  |  |
| 12                     | QB0             | CML Output        | Channel B0 positive signal output. Typically terminated with 50 $\Omega$ resistor to $V_{CC}$                      |  |  |  |
| 14                     | QB1             | CML Output        | Channel B1 negative signal output. Typically terminated with 50 $\Omega$ resistor V <sub>CC</sub> .                |  |  |  |
| 15                     | QB1             | CML Output        | Channel B1 positive signal output. Typically terminated with 50 $\Omega$ resistor to $V_{CC}.$                     |  |  |  |
| 18                     | QA1             | CML Output        | Channel A1 negative signal output. Typically terminated with 50 $\Omega$ resistor to $V_{CC}$ .                    |  |  |  |
| 19                     | QA1             | CML Output        | Channel A1 positive signal output. Typically terminated with 50 $\Omega$ resistor to $V_{CC}.$                     |  |  |  |
| 21                     | QA0             | CML Output        | Channel A0 negative signal output. Typically terminated with 50 $\Omega$ resistor to $V_{CC}.$                     |  |  |  |
| 22                     | QA0             | CML Output        | Channel A0 positive signal output. Typically terminated with 50 $\Omega$ resistor to $V_{CC}.$                     |  |  |  |
| 25                     | DA0             | LVPECL, CML Input | Channel A0 positive signal input.                                                                                  |  |  |  |
| 26                     | VTDA0           | -                 | Internal 100 $\Omega$ center–tapped termination pin for channel A0.                                                |  |  |  |
| 27                     | DA0             | LVPECL, CML Input | Channel A0 negative signal input.                                                                                  |  |  |  |
| 28                     | SELA1           | LVTTL             | Channel A1 output select. See Table 1.                                                                             |  |  |  |
| 29                     | DA1             | LVPECL, CML Input | Channel A1 positive signal input.                                                                                  |  |  |  |
| 30                     | VTDA1           | -                 | Internal 100 $\Omega$ center–tapped termination pin for channel A1.                                                |  |  |  |
| 31                     | DA1             | LVPECL, CML Input | Channel A1 negative signal input.                                                                                  |  |  |  |
| 32                     | SELA0           | LVTTL             | Channel A0 output select. See Table 1.                                                                             |  |  |  |

Table 3. Table 3. ATTRIBUTES

| Characteris                                            | stics                             | Value              |  |  |  |
|--------------------------------------------------------|-----------------------------------|--------------------|--|--|--|
| ESD Protection                                         | Human Body Model<br>Machine Model | > 2000 V<br>>110 V |  |  |  |
| Moisture Sensitivity (Note 1)                          | 32-LQFP                           | Level 2            |  |  |  |
| Flammability Rating                                    | UL 94 V-0 @ 0.125 in              |                    |  |  |  |
| Transistor Count                                       | 380                               |                    |  |  |  |
| Meets or exceeds JEDEC Spec EIA/JESD78 IC Latchup Test |                                   |                    |  |  |  |

<sup>1.</sup> For additional information, see Application Note AND8003/D.

**Table 4. MAXIMUM RATINGS** 

| Symbol            | Parameter                                                   | Condition 1         | Condition 2              | Rating      | Unit     |
|-------------------|-------------------------------------------------------------|---------------------|--------------------------|-------------|----------|
| V <sub>CC</sub>   | Positive Power Supply                                       | GND = 0 V           |                          | 3.8         | V        |
| VI                | Positive Input                                              | GND = 0 V           | $GND \leq V_I \leq V_CC$ | 3.8         | V        |
| V <sub>INPP</sub> | Differential Input Voltage $ D - \overline{D} $             |                     |                          | 3.8         | V        |
| I <sub>IN</sub>   | Input Current Through Internal $R_T$ (50 $\Omega$ Resistor) | Static<br>Surge     |                          | 45<br>80    | mA<br>mA |
| I <sub>OUT</sub>  | Output Current                                              | Continuous<br>Surge |                          | 25<br>80    | mA<br>mA |
| T <sub>A</sub>    | Operating Temperature Range                                 | LQFP-32             |                          | -40 to +85  | °C       |
| T <sub>stg</sub>  | Storage Temperature Range                                   |                     |                          | −65 to +150 | °C       |
| θ <sub>JA</sub>   | Thermal Resistance (Junction-to-Ambient)                    | 0 LFPM<br>500 LFPM  | 32 LQFP<br>32 LQFP       | 80<br>55    | °C/W     |
| $\theta_{JC}$     | Thermal Resistance (Junction-to-Case)                       | 2S2P (Note 2)       | 32 LQFP                  | 12 to 17    | °C/W     |
| T <sub>sol</sub>  | Wave Solder Pb-Free                                         | <3 sec @ 260°C      |                          | 265         | °C       |

Maximum ratings are those values beyond which device damage can occur. Maximum ratings applied to the device are individual stress limit values (not normal operating conditions) and are not valid simultaneously. If these limits are exceeded, device functional operation is not implied, damage may occur and reliability may be affected.

2. JEDEC standard 51–6, multilayer board – 2S2P (2 signal, 2 power).

Table 5. DC CHARACTERISTICS, CLOCK INPUTS, CML OUTPUTS  $V_{CC}$  = 2.3 V to 3.6 V, GND = 0 V  $T_A$  = -40°C to +85°C

| Symbol               | Characteristic                                                                | Min                   | Тур                  | Max                  | Unit |  |  |
|----------------------|-------------------------------------------------------------------------------|-----------------------|----------------------|----------------------|------|--|--|
| I <sub>CC</sub>      | Power Supply Current                                                          |                       | 130                  | 190                  | mA   |  |  |
| V <sub>outdiff</sub> | CML Differential Output Swing (Note 3) No Load Loaded 50 $\Omega$ to $V_{CC}$ | 640                   | 800<br>400           | 1000                 | mV   |  |  |
| V <sub>OH</sub>      | Output HIGH Voltage (No Load)                                                 | V <sub>CC</sub> -40   | V <sub>CC</sub> -10  | V <sub>CC</sub>      | mV   |  |  |
| V <sub>OL</sub>      | Output LOW Voltage (No Load)                                                  | V <sub>CC</sub> -1000 | V <sub>CC</sub> -800 | V <sub>CC</sub> -650 | mV   |  |  |
| R <sub>TOUT</sub>    | Output Source Resistance Qx or Qx                                             | 40                    | 50                   | 60                   | Ω    |  |  |
| V <sub>IH</sub>      | Input HIGH Voltage                                                            | 1600                  |                      | V <sub>CC</sub>      | mV   |  |  |
| V <sub>IL</sub>      | Input LOW Voltage                                                             | 1500                  |                      | V <sub>CC</sub> -100 | mV   |  |  |
| V <sub>ID</sub>      | Differential Input Voltage (V <sub>IHD</sub> – V <sub>ILD</sub> )             | 100                   |                      | 1600                 | mV   |  |  |
| R <sub>TIN</sub>     | Input Termination Resistance $D_x$ or $\overline{D_x}$ to $V_{TDx}$           | 40                    | 50                   | 60                   | Ω    |  |  |
| LVTTL CC             | LYTTL CONTROL INPUT PINS                                                      |                       |                      |                      |      |  |  |

| V <sub>IH</sub> | Input HIGH Voltage (LVTTL Inputs) | 2000 |     | mV |
|-----------------|-----------------------------------|------|-----|----|
| V <sub>IL</sub> | Input LOW Voltage (LVTTL Inputs)  |      | 800 | mV |
| I <sub>IH</sub> | Input HIGH Current (LVTTL inputs) | -10  | 10  | μΑ |
| $I_{IL}$        | Input LOW Current (LVTTL Inputs)  | -10  | 10  | μΑ |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

3. CML outputs require 50  $\Omega$  receiver termination resistors to  $V_{CC}$  for proper operation.

Table 6. AC CHARACTERISTICS  $V_{CC} = 2.3 \text{ V}$  to 3.6 V, GND = 0 V; (Note 4)

|                                        |                                                                                                                                                                                                                                   | -40°C             |                                | 25°C |                   |                                | 85°C |                   |                                |     |      |
|----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|--------------------------------|------|-------------------|--------------------------------|------|-------------------|--------------------------------|-----|------|
| Symbol                                 | Characteristic                                                                                                                                                                                                                    | Min               | Тур                            | Max  | Min               | Тур                            | Max  | Min               | Тур                            | Max | Unit |
| V <sub>OUTPP</sub>                     | $ \begin{array}{ll} \text{Output Voltage Amplitude (@V_{INPPmin})} & & & f_{in} \leq 2 \text{ GHz} \\ \text{(See Figure 2)} & & & f_{in} \leq 3 \text{ GHz} \\ & & & f_{in} \leq 3.5 \text{GHz} \\ \end{array} $                  | 280<br>235<br>170 | 365<br>310<br>220              |      | 280<br>235<br>170 | 365<br>310<br>220              |      | 280<br>235<br>170 | 365<br>310<br>220              |     | mV   |
| f <sub>DATA</sub>                      | Maximum Operating Data Rate                                                                                                                                                                                                       | 3                 |                                |      | 3                 |                                |      | 3                 |                                |     | Gb/s |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Propagation Delay to Output Differential D/D to Q/Q                                                                                                                                                                               | 220               | 350                            | 450  | 220               | 350                            | 450  | 220               | 350                            | 450 | ps   |
| tswiitch                               | SELyx to Valid Qyx Output (Note 9)                                                                                                                                                                                                |                   | 0.5                            | 1.0  |                   | 0.5                            | 1.0  |                   | 0.5                            | 1.0 | ns   |
| t <sub>SKEW</sub>                      | Within -Device Skew (Note 5) Within -Device Skew (Note 6) Device to Device Skew (Note 9)                                                                                                                                          |                   | 12<br>25<br>100                |      |                   | 12<br>25<br>100                |      |                   | 12<br>25<br>100                |     | ps   |
| t <sub>JITTER</sub>                    | RMS Random Clock Jitter (Note 8) f <sub>in</sub> = 2 GHz<br>f <sub>in</sub> = 3 GHz<br>Peak-to-Peak Data Dependent Jitter f <sub>in</sub> =2.5Gb/s<br>(Note 9) f <sub>in</sub> =3.2Gb/s<br>Crosstalk Induced RMS Jitter (Note 11) |                   | 0.5<br>1.0<br>2.0<br>10<br>0.5 |      |                   | 0.5<br>1.0<br>5.0<br>10<br>0.5 |      |                   | 0.5<br>1.0<br>2.0<br>10<br>0.5 |     | ps   |
| V <sub>INPP</sub>                      | Input Voltage Swing/Sensitivity (Differential Configuration)                                                                                                                                                                      | 100               |                                | 800  | 100               |                                | 800  | 100               |                                | 800 | mV   |
| t <sub>r</sub><br>t <sub>f</sub>       | Output Rise/Fall Times @ 0.5 GHz $Q_X, \overline{Q_X}$ (20% – 80%)                                                                                                                                                                |                   | 80                             | 120  |                   | 80                             | 120  |                   | 80                             | 120 | ps   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

- Measured by forcing V<sub>INPP</sub> (MIN) from a 50% duty cycle clock source. All loading with an external R<sub>L</sub> = 50 Ω to V<sub>CC</sub>. Input edge rates 40 ps (20% 80%).
- 5. Worst-case difference between QA0 and QA1 from either DA0 or DA1 (or between QB0 and QB1 from either DB0 or DB1 respectively), when both outputs come from the same input.
- 6. Worst-case difference between QA and QB outputs, when DA or DB inputs are shorted.
- 7. Additive RMS jitter with 50% duty cycle input clock signal.
- 8. Additive peak-to-peak data dependent jitter with input NRZ data signal.
- 9. Device to device skew is measured between outputs under identical transition @ 0.5 GHz.
- 10.LVTTL/LVCMOS input edge rate less than 1.5 ns
- 11. Data taken on the same device under identical condition.



Figure 2. Output Voltage Amplitude (VOUTPP) versus Input Clock Frequency (fin) and Temperature



Figure 3. AC Reference Measurement



Figure 4. Typical Termination for Output Driver and Device Evaluation (See Application Note AND8057/D)



Figure 5. CML Input and Output Structure



Figure 6. CML Output Levels

 $(Q_X - \overline{Q_X})$ 

## **ORDERING INFORMATION**

 $\overline{\mathsf{Q}_\mathsf{X}}$ 

| Device        | Package              | Shipping <sup>†</sup> |
|---------------|----------------------|-----------------------|
| NB4L858MFAG   | LQFP-32<br>(Pb-Free) | 250 Units / Tray      |
| NB4L858MFAR2G | LQFP-32<br>(Pb-Free) | 2000 / Tape & Reel    |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

#### PACKAGE DIMENSIONS

## **LQFP FA SUFFIX**

32-LEAD PLASTIC PACKAGE CASE 873A-02 **ISSUE B** 





#### NOTES:

- DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
- CONTROLLING DIMENSION:
  MILLIMETER.
  DATUM PLANE AB- IS LOCATED AT
  BOTTOM OF LEAD AND IS COINCIDENT
  WITH THE LEAD WHERE THE LEAD
  EXITS THE PLASTIC BODY AT THE

- EXITS THE PLASTIC BODY AT THE BOTTOM OF THE PARTING LINE.

  4. DATUMS -T-, -U-, AND -Z- TO BE DETERMINED AT DATUM PLANE -AB-.

  5. DIMENSIONS S AND V TO BE DETERMINED AT SEATING PLANE -AC-.

  6. DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION. ALLOWABLE PROTRUSION IS 0.250 (0.010) PER SIDE. DIMENSIONS A AND B DO INCLUDE MOLD MISMATCH AND ARE DETERMINED AT DATUM PLANE -AB-.

  7. DIMENSION DOES NOT INCLUDE DAMBAR PROTRUSION. DAMBAR PROTRUSION. DAMBAR PROTRUSION. DAMBAR
- PROTRUSION SHALL NOT CAUSE THE D DIMENSION TO EXCEED 0.520 (0.020). MINIMUM SOLDER PLATE THICKNESS SHALL BE 0.0076 (0.0003).
- EXACT SHAPE OF EACH CORNER MAY VARY FROM DEPICTION.









**SECTION AE-AE** 

ECLinPS is a trademark of Semiconductor Components INdustries, LLC (SCILLC).

ON Semiconductor and limit are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

## **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor
P.O. Box 5163, Denver, Colorado 80217 USA
Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada
Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada
Email: orderlit@onsemi.com

N. American Technical Support: 800–282–9855 Toll Free USA/Capada

Japan: ON Semiconductor, Japan Customer Focus Center 2–9–1 Kamimeguro, Meguro–ku, Tokyo, Japan 153–0051 Phone: 81–3–5773–3850

ON Semiconductor Website: http://onsemi.com

Order Literature: http://www.onsemi.com/litorder

For additional information, please contact your local Sales Representative.